**DATE** June 8, 1961 SUBJECT CORE MEMORY EXPANSION FOR THE PDP-1 TO PDP Distribution List FROM Gordon Bell #### Introduction Two core memory expansion methods are available for PDP-1. The Type 11 Memory System allows a PDP-1 to have a memory of up to 16,384 18-bit words, while the Type 14 system allows a total memory capacity of 32,768 words. If memory Type 11 Control is used, three Type 12 memory modules may be added to make up the 16,384 words. If type 14 memory control is incorporated, seven Type 12 memory modules may be added to form the 32,768 words. Memory Type 11 should be used unless it is necessary to have a storage capacity of over 16,384 words. # Type 11 Memory Switching Two 3-bit registers address a memory field. In this case, each memory module containes two 2,048 word fields. Either one of two 3-bit registers; field A register (FA) or field B register (FB) selects one of eight, 2,048 word memory fields to be used. If bit 6 of the memory address register (MA) is a 0 when calling for a memory register, then FA selects the memory field. If MA-6 is a 1, then FB is used to select the memory field. Thus, memory references 0 - 2047 (0 - 3777 octal) come from Field A and references 2048 - 4095 (4000 - 7777 octal) come from Field B. Two commands modify FA and FB. The first command is jump field, jfd Y, operation code 120000. This command uses the contents of memory register Y as a code word. When jfd Y is given, bits 5-17 of the contents of the memory register Y replace the program counter (PC), bits 0-2 replace FB, and bits 3-5 replace FA. With jfd Y, the defer bit of the command has a special meaning. If the defer bit is a 0, then the contents of memory register Y replace FB, FA, and PC. If bit 5 is a 1, FB, FA, and PC replace the contents of the accumulator (AC), and the instruction proceeds as stated above. The instructions, jsp, jda, and cal also place the previous contents of FB, FA, and PC in the accumulator. The second command, change fields - cfd, has an operation code 72XX74, and requires 5 microseconds. When cfd is given, bits 6-11 of cfd replace the contents of the FB and FA registers, and the program counter is unchanged. ### Type 11 High Speed Channel and Sequence Break Operation When high speed channel transfers are involved, the high speed channel specifies a 14-bit address for one of 16,384 words. When a sequence break interrupt occurs, FB and FA are both set to 0, and the previous contents of FB, FA, and PC are stored in the second register of the registers of the interrupt. The first and third registers of the interrupt receive the contents of the AC and IO, while the next instruction is taken from the fourth register. A sequence break is terminated by giving jfd Y, where Y is one of the 16 registers holding FB, FA, and PC. FA, of course, must = 0. #### Type 14 Memory Switching Two 3-bit registers are incorporated in a PDP-1 for Type 14 switching. These two registers are the Data Field register (DF) and the Instruction Field register (IF). Each of these 3-bit registers address one of eight 4,096 word memory modules. A particular memory location, within a possible 32,768 ( $2^{12} + 3$ ) locations, is selected by using either the IF and Memory Address register (MA), or the DF and MA. The memory address and the instruction field registers select the core memory register for all instructions. Similarly, if the instruction is deferred, the deferred addresses come from the MA and IF. The operand address (bits 5-17) of an instruction and the DF select the actual operand location in most cases. Only in the case of instructions jda Y, jfd Y, jmp Y and jsp Y is the address formed with the Y portion (MA) and IF. Two commands are available to the programmer to allow memory field switching. The command, jump field, jfd Y, is the first command for memory switching. This command has an operation code of 120000, and is a two cycle instruction which does the following: The contents of memory location Y are taken as an 18-bit memory selection code word. The program counter (PC) is reset to bits 5-17 of the code word, bits 0-2 replace the contents of DF, and bits 3-5 replace IF. The defer bit used with jfd has special meaning. The defer bit specifies that the jfd is to save the previous contents of DF, IF, and PC. Thus, if the defer bit is a 1, the accumulator is cleared and the previous DF, IF, and PC contents are stored in the AC. If the defer bit is a 0, and jfd given, the accumulator is unaffected. Thus, jfd (no defer bit) and jfd (with a defer bit) are analogous to jmp and jsp. The commands, jda, cal, and jsp, which are normally affected with the AC holding the previous PC contents, also receive DF and IF just as in the jfd (with a defer bit) case. The second command, change data field - cdf, is used to change the contents of DF. This is a single cycle instruction with an operation code of 720X74. The command, cdf, changes only the data field register (DF) and does not affect the program counter or the IF register. Bits 9-11 of cdf specify the new contents of DF. #### Type 14 High Speed Channel and Sequence Break System Operation When high speed channel transfers are involved, the high speed channel specifies a 15 (12 + 3) bit address for one of the 32,768 words. When a sequence break interrupt occurs, the previous DF and IF states must be stored. In this case, a sequence break to a channel means that the contents of the AC are stored in the first register of the break channel, IF, DF, and PC are stored in the second register, and the IO are stored in the third, and the fourth register contains the next instruction to be executed. The sequence break addresses are always taken from memory module 0. Thus, when a sequence break occurs, both IF and DF are set to 0. A sequence break is terminated by giving the jfd Y command, with IF = 0. Register Y must be one of the 16 registers holding IF, DF, and PC of the interrupt. ## Example Of Programming The following subroutines form $c_i = a_i + b_i$ , $i = 1, \ldots$ , n. The elements are stored continuously. The number of elements, 3.n, must fit into the available memory in all examples. Three examples are given, the first assumes no field switching, the second is for Type 11, and the third is for Type 14. The subroutines are overly general in that the matrices are assumed to be stored in different fields of memory, and may extend from field to field. Both extra memory routines use subroutines which "fetch" the desired word from a possible $2^{14}$ or $2^{15}$ words, and these subroutines are called "setmem". # APPENDIX ``` MATRIX ADDITION C(I) = A(I) & B(I). I = 1, ..., N JSP MATADD , CALLING SEQUENCE , R . . , NUMBER OF ELEMENTS , R&1 LOC , LOCATION OF 1ST ELEMENT A Α , ₽&2 LOC В ,LOC B , R&3 С LOC LOC C , R&4 RETURN MATADD DAP MATEND DEPOSIT RETURN LAW. NCOUNT DEPOSIT PARAMETERS IN NCOUNT,...,&3 DAP ¢ & 2 LOOP LAC * MATEND DAP BECOMES NCOUNT, A INDEX, B INDEX, C INDEX IDX MATEND ¢ - 2 IDX SAS LOOPTEST JMP LOOP NCOUNT LAC CMA DAC NCOUNT JMP ¢ & 2 NCOUNT 0 , # OF ELEMENTS AINDEX LAC BINDEX ADD CINDEX DAC IDX AINDEX IDX BINDEX IDX CINDEX ISP NCOUNT JMP AINDEX MATEND JMP LOOPTEST: NCOUNT & 4 DAP ``` ``` MATRIX ADDITION - TYPE 11 - OPERATES IN FIELD B BRINGS DATA TO FIELD A REQUIRES SUBROUTINES: CONVERT AND SETMEM , MATADDW IS CODE FOR CALLING SUB. JFD * MATADDW ,14 BIT ADDRESS FIRST ELEMENT OF "A" 'nR LOC CODEA ,14 BIT ADDRESS FIRST ELEMENT OF "B" , R&1 LOC CODEB , R&2 ,14 BIT ADDRESS FIRST ELEMENT OF "C" LOC CODEC , R&3 - N NUMBER OF ELEMENTS IN MATRIX , R&4 RETURN , MATADD DAC MATEND , RETURN MACHINE STATE JDA CONVERT , THE FOLLOWING INSTRUCTIONS ¢ & 2 DAC , SETUP THE INITIAL VALUES FOR SETMEM JDA INDICES LOC LAC * FALOC CONVERT JDA DAC AINDEX IDX FALOC LAC * FALOC CONVERT JDA DAC BINDEX IDX FALOC LAC * FALOC JDA CONVERT DAC CINDEX IDX FALOC LAC * FALOC DAC NCOUNT , END SETUP LOOP JDA SETMEM 0 AINDEX LAC * FALOC JDA SETMEM BINDEX 0 ADD * FALOC SETMEM JDA CINDEX 0 DAC * FALOC IDX AINDEX IDX BINDEX IDX CINDEX ISP NCOUNT JMP LOOP LAW 4 ADD MATEND DAC MATEND MATEND JFD 0 MATEND ,STORAGE FOR RETURN 0 NCOUNT , NUMBER OF ELEMENTS ``` ``` , AC HAS 18 BIT CODEWORD FOR MACHINE STATE JDA CONVERT ,AC HAS 14 BIT CODEWORD FOR THE MEMORY , REGISTER CONVERT CONEND DAP LAC CONVERT s6 RCL SMA s3 s1 , SELECTS EITHER FA OR FB FOR 3 BITS RIR , MAKE 11 BITS FROM 12 RAL s7 RCR , AC CONTAINS 14 BITS - MEMORY REGISTER JMP CONEND JDA SETMEM ,14 BIT CODE WORD FOR CELL ٦R٠ CODEWORD , R&1 .SUBROUTINE LOCATION "FALOC" CONTAINS A NUMBER LESS THAN 4000 FOR CELL. FA IS SET TO BITS 4-7. SETMEM DAP SETEND LAC * SETEND FIELDMASK AND FORM AN 11 (12) BIT ADDRESS DAC FALOC XOR * SETEND s5 RAR ADD THISCFD ¢ & 1 DAC ,CFD | GIVEN 1 D X SETEND SETMEM LAC SETEND JMP 2000 CFD ,2 IS FIELD LOC OF THIS PROGRAM THISCFD FIELDMASK FALOC ,THE CORRECT ADDRESS FOR FA JMP END. ``` ``` , MATRIX ADDITION - TYPE 14 - JFD * MATADD , CALLING COMMAND LOC ,LOCATION OF 1ST ELEMENT OF MATRIX A Α LOC LOC C - N , NUMBER OF ELEMENTS , REQUIRES SETMEM SUBROUTINE MATEND MATADD DAC LAW AINDEX Y . LOOPI DAP LOOP JDA SETMEM , MATRIX PARAMETER PICKUP , LOCATION OF 15 BIT CODEWORD LOC MATEND ,BECOMES CDF • • ,BECOMES LAC "ADDRESS" LAC x00 ,X IS THE FIELD OF THIS PROGRAM CDF LOOPI DAC IDX MATEND IDX LOOPI LOOPTEST SAS JMP LOOP LOOPMAT SETMEM JDA , BEGIN MATRIX LOOP LOC AINDEX • • LAC CDF x00 SETMEM JDA BINDEX LOC • • ADD x00 CDF SETMEM JDA LOC CINDEX . . DAC x00 CDF AINDEX IDX IDX BINDEX CINDEX IDX ISP NCOUNT JMP LOOPMAT JFD MATEND 0 MATEND ,STORAGE FOR RETURN AINDEX 0 ,LOCATION OF CURRENT ELEMENT 0 BINDEX 0 CINDEX 0 NCOUNT ,STORE NO. OF ELEMENTS AINEDX & 4 LOOPTEST DAC SETMEM SUBROUTINE ,AC/IO PRESERVED JDA SETMEM ,12 BIT LOCATION OF 15 BIT CODEWORD LOC C W , R ``` ``` ,R&] BECOMES COF TO FIELD OF CW , R&2 , INSTRUC (E.G. LAC) WHOSE ADDRESS IS CW LAC RETURN IS R&1 0 SETMEM ¢ & 1 DAP PICK LAC , PICK UP CODEWORD DAP CWPICK IDX PICK DAP SETEND LAC * PICK DAP CDFP IDX PICK LAC * PICK DAP - INSTP CWPICK LAC AND SETM1 s6 RAR ADD CDFCON CDFP DAC LAC * CWPICK AND SETM2 INSTP DAP • • • • LAC SETMEM SETEND JMP CDFCON CDF SETMI 70000 SETM2 7777 ```